

International Journal of Advanced Research in Computer and Communication Engineering

ISO 3297:2007 Certified Vol. 6, Issue 1, January 2017

IJARCCE

# Design and Simulation of Low Power and High Speed Comparator using VLSI Technique

Ms. Aayisa Banu S<sup>1</sup>, Ms. Divya R<sup>2</sup>, Mr. Ramesh .K<sup>3</sup>

UG Student, Department of Electronics and Communication Engineering, V.R.S. College of Engg & Tech,

Villupuram, Tamil Nadu, India<sup>1,2</sup>

Assistant Professor, Department of Electronics and Communication Engineering, V.R.S. College of Engg & Tech,

Villupuram, Tamil Nadu, India<sup>3</sup>

Abstract: In Digital Wireless Communication application, the design of Low Power and High Speed Analog to Digital Converter (ADC) is the nee d-of- the -day. This paper explores the design of low power and high s pee d comparator us e d in all available ADC architectures. The proposed architecture includes two stage CMOS Operational Amplifier (Op-Amp) circuit. The comparator described here is designed and implemented with 0.18µm technology operate d on 1Volt power supply using Cadence Virtuoso Tool. The functional verification of the comparator is carried out which in turn consumes 0.953 µW of power with propagation delay(s pee d) of 1.561ns. The overall improvement in the results in accordance with the literature is the s cope of this paper.

Keywords: Comparator, Cadence tool, Low power, High Speed, ADC, CMOS.

## I. INTRODUCT ION

Digital wireless communication applications such as Ultra The schematic symbol and basic operation of a voltage Wide-Band (UWB) and Wireless Personal Area Network comparator are shown in Fig.1 [4], this comparator can be (WPAN) need low-power high-speed ADCs to convert thought of as a decision making circuit. The comparator is Radio Frequency / Intermediate Frequency signals into a circuit that compares an analog signal with another digital form for baseband processing. Comparator is an analog signal or reference and outputs a binary signal important device widely used in ADC [1].

Comparators are used in ADCs, data transmission, switching power regulators, and many other applications. The comparator design plays a vital role in high speed the negative input, the output of the comparator is at logic ADCs. Power consumption & speed are key metrics in comparator design [2]. The comparator is the critical building block for all high speed ADCs, regardless of the architecture, which in large measure determines the overall performance of data converters. It includes the maximum sampling rate, bit resolution, and total power consumption [3].

#### **II. RELATED WORK**

Comparators are designed such that for reducing power consumption in the ADC and also to increase speed of the ADC. Various authors have tried for reducing the power consumption and increasing the speed.

For instance S. Kale et. al., have proposed the high speed & low power consumption comparators referred to as an open loop comparators [1].

This comparator is operated with power supply of 2.5V and sinusoidal wave 2.5 V amplitude with 5 kHz requirements and characterization. The comparators can be frequency & capacitive load which consumes 0.31mW with propagation delay of 3.6ns.

#### **III. COMPARATOR PRINCIPLE**

based on the comparison. If the positive, Vp, the input of the comparator is at a greater potential than the negative, Vn, input, the output of the comparator is a logic 1, where as if the positive input is at a potential less than



Fig. 1. Basic Comparator

The comparator is widely used in the process of converting analog signals to digital signals. In the analogto-digital conversion process, it is necessary to first sample the input. This sampled signal is then applied to a combination of comparators to determine the digital equivalent of the analog signal. In its simplest form, the comparator can be considered as a 1-bit ADC [5]. The presentation on comparators will first examine the divided into two types namely, open-loop and regenerative type comparators.

# IJARCCE



## International Journal of Advanced Research in Computer and Communication Engineering ISO 3297:2007 Certified

Vol. 6, Issue 1, January 2017

The open-loop comparators are basically Op-Amps without compensation. Regenerative comparators use positive feedback, similar to sense amplifiers or flipflops, to accomplish the comparison of the magnitude between two signals. A third type of comparator emerges which is a combination of the both open-loop and regenerative comparators. This combination results in comparators that are extremely fast.

Proposed comparator consists of three stages: the input preamplifier, a latch stage, and an output buffer, depicted in Fig.2.[6]. Preamplifier stage amplifies the input signal t1 improve the comparator sensitivity and isolates the input of the comparator. The latch stage is used to determine which of the input signals is larger and extremely amplifies their difference. The output buffer amplifies the information from latch and outputs a digital signal [7].





# **IV. COMPARATOR DESIGN**

A comparator acts as the quantizer in the ADCs. Since the comparator is of 1-bit it has only two levels either a "1" or a "0". A "1" implies that VDD = +1 V and a "0" implies that VSS = 0 V. If the input of the comparator is greater than the reference voltage (Vref ) it has to give an output of "1" and if the comparator input is less than reference voltage then the output of the comparator should be "0". A simple comparator performs the required function efficiently.

The reference pulse voltage is supplied in the range of -2.5 V to 1 V. The comparator gives an output voltage of VDD when the input signal is greater than reference voltage and an output of VSS when input signal is less than reference voltage. The Op-Amp can be used as a comparator. The proposed comparator design uses CMOS Op-Amp design technique for achieving high speed & low power consumption [8]. Output buffer is used for stabilizing the output. The proposed CMOS comparator design is as illustrated in Fig. 3.



Fig. 3. Proposed Design of a CMOS Comparator



Fig. 4 Layout of Proposed Comparator

IJARCCE



# International Journal of Advanced Research in Computer and Communication Engineering ISO 3297:2007 Certified

Vol. 6, Issue 1, January 2017

This comparator consists current mirrors, current sinks. Transistor aspect ratios are as selected which in turn gives accurate & optimum results [9].Parasitic effects which influences on the comparators performance is minimized in this design. This helps to get the desired output for a high speed & low power consumption. In this design 1V power supply is used for simulation & designing. This comparator is simulated by using Cadence virtuoso tool with gpdk180 technology library.

The layout of the comparator is as shown in Fig.4.

# V. DESIGN ANALYSIS

The most important dynamic parameters that determine the speed of a comparator are the propagation delay and the settling time. The propagation delay is inversely proportional to the input voltage applied. This means that applying a larger input voltage will improve the propagation delay.

The sampling frequency "fsampling" is defined as the reciprocal of the time interval T, as:

Fsampling = 1 / T.

The sampling frequency has to be equal or greater than twice of the frequency bandwidth of analog signals. Dynamic comparator power dissipation resembles that of digital gates, which have a power dissipation given by

P = f. C.VDD

Where, f is the output frequency, VDD is the supply voltage, C is the output capacitance.

Clocked, regenerative comparators are fundamental circuit topologies in the field analog- and digital circuit design, which are mostly based on cross-coupled inverters (latch) to force a fast decision due to positive feedback.

# VI. SIMULATION RESULTS

The simulation is done using Cadence tool with gpdk180 technology library. We have given sinusoidal wave of 1 V amplitude with 5 kHz frequency on In1 terminal and other terminal is given pulse voltage in range of -2.5 V to 1 V .These inputs are compared by comparator and we have obtained the response as digital (VDD or VSS) as shown in Fig 5. The static power can be measured by applying a static signal (DC) input signal so that no switching occurs. Analo g circuit consumes more power since in their static state many transistors are turned on and consume static power.

Comparators work as a one bit ADCs so the output response of comparator is used to evaluate the binary values for an analog output. Power consumption of this comparator is about 0.953 µW. Power consumption is the most important factor for designing a high performance comparator which will be used in binary search ADC design. Propagation delay of the design is obtained by apply the square wave of 1 V amplitude to In1 terminal of the comparator with In2 terminal is grounded, which is 1.561 nano sec [10]. The design results are shown in Table The design, simulation & implementation of CMOS 1.

# TABLE 1.COMPARING DESIGN RESULTS COMPARATOR WITH OTHER COMPARATORS

| Performance<br>Parameters | Power<br>Supply | Power<br>Consump<br>tion | Propag<br>ation<br>delay | Inp<br>ut |
|---------------------------|-----------------|--------------------------|--------------------------|-----------|
| Basic<br>Comparator       | 2 V             | 34.94 μW                 | 150 μs                   | 2 V       |
| S.Kale.et. al.,           | 2.5 V           | 0.31 mW                  | 3.6 ns                   | 2.5<br>V  |
| Proposed comparator       | 1 V             | 0.953 μW                 | 1.561 ns                 | 1 V       |





# VII. CONCLUSION

comparator and its performance measurement in terms of





International Journal of Advanced Research in Computer and Communication Engineering ISO 3297:2007 Certified

Vol. 6, Issue 1, January 2017

speed & power is analyzed. The speed of operation of such a comparator is 1 Volt analog with the power consumption of 0.953  $\mu$ W since it requires 1.561 nano sec and 1 Volt power supply, it finds application in Digital Wireless Communication.

## ACKNOW LEDGM ENT

The authors would like thank the Department of Electronics and Communication Engineering, S. D. M. College of Engineering and Technology, Dharwad, Karnataka, India for providing facilities to conduct this research work.

#### REFERENCES

- S. Kale and R.S. Gamad, "Design of a CMOS Comparator for Lo w Power and High Speed", International Journal of Electronic Engineering Research, pp. 29–34, Volume 2 Number 1 (2010).
  Sunghyun Park and Michael P. Flynn, 2006,"A
- [2] Sunghyun Park and Michael P. Flynn, 2006, "A Regenerative Comparator Structure With Integrated Inductors ", IEEE Trans actions on circuits and systems -I: Regular papers, Vol. 53, No. 8, Aug. 2006.
- [3] X. Li, W. L. Kuo, Y. Lu, R. Krithivas an, T. Chen, J. D. Cressler, and A.J. Joseph, 2005, "A 7-bit, 18 GHz SiGe HBT Comparator for Medium Resolution A/D Conversion", IEEE 2005.
- [4] Vishnu B. Kulkarn i, "Low-Voltage CMOS Comparators with Programmable Hysteresis is, New Mexico State University, Ne w Mexico.
- [5] R. Jacob Ba ker,"CMOS Circuit Design, Layout, and Simulation", John Wiley & Sons, Inc., Second edition, 2005.
- [6] Wu Rong, Wu Xiaobo and Yan Xiaolang, "A Dynamic CMOS Comparator with High Precision and Resolution", pp 1567-1570, IEEE,2004.
- [7] R. Wang, Kaihang Li, J. Zhang, Bin Nie, "A High Speed High Resolution Latch Comparator for-pipeline ADC", pp 28-31, IEEE, 2007.
- [8] Meena Panchore and R. S. Ga mad, "Low Power and High Speed CMOS Comparator Design Using 0.18μ m Technology", International Journal of Electronic Engineering Research ISSN 0975 - 6450 Volume 2 Number 1 (2010) pp. 71–77 © Research India Publications.
- [9] K. Vleugels , S. Rabii and B. A. Wooky, 2001, "A 2.5 V Broad band multi bit ΣΔ modulator with 95 db dynamic range", Digest of Technical Papers ,Feb.2001
- [10] B. Razavi and B. A. Wooley, "Design Techniques for High -s peed, High-Resolution Comparators", IEEE Journal of solid state circuits, Vol. 27, No. 12, Dec. 1992.